MT48LC8M16A2P-7E:L
Ознакомьтесь c описанием продукта. Сообщить об ошибке.
MT48LC8M16A2P-7E:L характеристики
SDRAM, 128MBIT, 133MHZ, 54TSOP.
The MT48LC8M16A2P-7E is a SDR SDRAM with high-speed CMOS and uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed and random-access operation. This is a high-speed CMOS, dynamic random-access memory containing 134217728-bits. It is internally configured as a quad-bank DRAM with a synchronous interface. Read and write accesses to the SDRAM is burst-oriented, accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an active command, which is then followed by a read or write command.
Техническое описание
- MT48LC8M16A2P-7E:L скачать
Pdf, 4.03 KB
Вы можете купить MT48LC8M16A2P-7E:L от 1 штуки. Работаем с частными лицами и с юридическими лицами по безналичному расчету.
Цену MT48LC8M16A2P-7E:L и наличие сообщим по вашему запросу.